Intel unveils research for packing more computing power into chips beyond 2025


FE Team | Published: December 12, 2021 12:56:52 | Updated: December 17, 2021 16:30:45


The Intel logo is displayed on computer screens at SIGGRAPH 2017 in Los Angeles, California, US July 31, 2017. REUTERS/Mike Blake/File Photo

Intel's Research Components Group introduced the work in papers at an international conference being held in San Francisco. The Silicon Valley company is working to regain a lead in making the smallest, fastest chips that it has lost in recent years to rivals like Taiwan Semiconductor Manufacturing Co and Samsung Electronics Co Ltd, reports Reuters.

While Intel CEO Pat Gelsinger has laid out commercial plans aimed at regaining that lead by 2025, the research work unveiled Saturday gives a look into how Intel plans to compete beyond 2025.

One of the ways Intel is packing more computing power into chips by stacking up "tiles" or "chiplets" in three dimensions rather than making chips all as one two-dimension piece. Intel showed work Saturday that could allow for 10 times as many connections between stacked tiles, meaning that more complex tiles can be stacked on top of one another.

Share if you like